#----------------------------------------------------------- # Vivado v2013.4 (64-bit) # SW Build 353583 on Mon Dec 9 17:49:19 MST 2013 # IP Build 208076 on Mon Dec 2 12:38:17 MST 2013 # Start of session at: Sun Apr 13 23:15:34 2014 # Process ID: 9692 # Log file: C:/Users/karshi01/Desktop/Workshop/SoC Workshop Material/Solutions/P8-BRAM/FPGA/Nexys4/vivado.log # Journal file: C:/Users/karshi01/Desktop/Workshop/SoC Workshop Material/Solutions/P8-BRAM/FPGA/Nexys4\vivado.jou #----------------------------------------------------------- Attempting to get a license: Implementation WARNING: [Common 17-301] Failed to get a license: Implementation WARNING: [Vivado 15-19] WARNING: No 'Implementation' license found. This message may be safely ignored if a Vivado WebPACK or device-locked license, common for board kits, will be used during implementation. Attempting to get a license: Synthesis WARNING: [Common 17-301] Failed to get a license: Synthesis Loading parts and site information from C:/Xilinx/Vivado/2013.4/data/parts/arch.xml Parsing RTL primitives file [C:/Xilinx/Vivado/2013.4/data/parts/xilinx/rtl/prims/rtl_prims.xml] Finished parsing RTL primitives file [C:/Xilinx/Vivado/2013.4/data/parts/xilinx/rtl/prims/rtl_prims.xml] start_gui open_project {C:\Users\karshi01\Desktop\Workshop\SoC Workshop Material\Solutions\P8-BRAM\FPGA\Nexys4\Nexys4.xpr} INFO: [Project 1-489] The host OS only allows 260 characters in a normal path. The project is stored in a path with more than 80 characters. If you experience issues with IP, Block Designs, or files not being found, please consider moving the project to a location with a shorter path. Alternately consider using the OS subst command to map part of the path to a drive letter. Current project path is 'C:/Users/karshi01/Desktop/Workshop/SoC Workshop Material/Solutions/P8-BRAM/FPGA/Nexys4' INFO: [Project 1-313] Project file moved from 'C:/Users/karshi01/Desktop/Workshop/USB/Full Material - V6 -Final3 - Gold/P8/Lab - BRAM/FPGA/Nexys4' since last save. Scanning sources... Finished scanning sources open_project: Time (s): cpu = 00:00:18 ; elapsed = 00:00:06 . Memory (MB): peak = 901.684 ; gain = 126.000 launch_runs impl_1 -to_step write_bitstream [Sun Apr 13 23:16:02 2014] Launched synth_1... Run output will be captured here: C:/Users/karshi01/Desktop/Workshop/SoC Workshop Material/Solutions/P8-BRAM/FPGA/Nexys4/Nexys4.runs/synth_1/runme.log [Sun Apr 13 23:16:02 2014] Launched impl_1... Run output will be captured here: C:/Users/karshi01/Desktop/Workshop/SoC Workshop Material/Solutions/P8-BRAM/FPGA/Nexys4/Nexys4.runs/impl_1/runme.log open_hw connect_hw_server -host localhost -port 60001 INFO: [Xicom 50-2] Connecting to hw_server... INFO: [Xicom 50-1] Attempting to launch hw_server... INFO: [#UNDEF] ****** Xilinx hw_server v2013.4 **** Build date : Dec 9 2013-17:47:52 ** Copyright 1986-1999, 2001-2013 Xilinx, Inc. All Rights Reserved. INFO: hw_server application started INFO: Use Ctrl-C to exit hw_server application INFO: [Labtools 27-109] Started Vivado Cse Server instance on port: 60001 INFO: [Labtools 27-147] vcse_server: Connecting to hw_server... INFO: [Labtools 27-147] vcse_server: Connection established. INFO: [Labtools 27-147] vcse_server: Connecting to hw_server... INFO: [Labtools 27-147] vcse_server: Connection established. connect_hw_server: Time (s): cpu = 00:00:02 ; elapsed = 00:00:06 . Memory (MB): peak = 903.344 ; gain = 0.000 current_hw_target [get_hw_targets */xilinx_tcf/Digilent/210274533378A] WARNING: [Labtoolstcl 44-199] No matching targets found on connected servers: localhost Resolution: If needed connect the desired target to a server and use command refresh_hw_server. Then rerun the get_hw_targets command. open_hw_target INFO: [Labtools 27-147] vcse_server: Connecting to hw_server... INFO: [Labtools 27-147] vcse_server: Connection established. set_property PROGRAM.FILE {C:/Users/karshi01/Desktop/Workshop/SoC Workshop Material/Solutions/P8-BRAM/FPGA/Nexys4/Nexys4.runs/impl_1/AHBLITE_SYS.bit} [lindex [get_hw_devices] 0] set_property PROBES.FILE {C:/Users/karshi01/Desktop/Workshop/SoC Workshop Material/Solutions/P8-BRAM/FPGA/Nexys4/Nexys4.runs/impl_1/debug_nets.ltx} [lindex [get_hw_devices] 0] current_hw_device [lindex [get_hw_devices] 0] refresh_hw_device -update_hw_probes false [lindex [get_hw_devices] 0] INFO: [Labtools 27-1434] Device xc7a100t (JTAG device index = 0) is programmed with a design that has no supported debug core(s) in it. set_property PROGRAM.FILE {C:/Users/karshi01/Desktop/Workshop/SoC Workshop Material/Solutions/P8-BRAM/FPGA/Nexys4/Nexys4.runs/impl_1/AHBLITE_SYS.bit} [lindex [get_hw_devices] 0] program_hw_devices [lindex [get_hw_devices] 0] INFO: [Labtools 27-2154] Reading 3825881 bytes from file C:/Users/karshi01/Desktop/Workshop/SoC Workshop Material/Solutions/P8-BRAM/FPGA/Nexys4/Nexys4.runs/impl_1/AHBLITE_SYS.bit... INFO: [Labtools 27-32] Done pin status: HIGH refresh_hw_device [lindex [get_hw_devices] 0] INFO: [Labtools 27-1434] Device xc7a100t (JTAG device index = 0) is programmed with a design that has no supported debug core(s) in it. close_hw reset_run impl_1 reset_run impl_1 launch_runs impl_1 -to_step write_bitstream [Sun Apr 13 23:24:23 2014] Launched impl_1... Run output will be captured here: C:/Users/karshi01/Desktop/Workshop/SoC Workshop Material/Solutions/P8-BRAM/FPGA/Nexys4/Nexys4.runs/impl_1/runme.log open_hw connect_hw_server -host localhost -port 60001 INFO: [Xicom 50-2] Connecting to hw_server... INFO: [Labtools 27-147] vcse_server: Connecting to hw_server... INFO: [Labtools 27-147] vcse_server: Connection established. INFO: [Labtools 27-147] vcse_server: Connecting to hw_server... INFO: [Labtools 27-147] vcse_server: Connection established. current_hw_target [get_hw_targets */xilinx_tcf/Digilent/210274533378A] WARNING: [Labtoolstcl 44-199] No matching targets found on connected servers: localhost Resolution: If needed connect the desired target to a server and use command refresh_hw_server. Then rerun the get_hw_targets command. open_hw_target INFO: [Labtools 27-147] vcse_server: Connecting to hw_server... INFO: [Labtools 27-147] vcse_server: Connection established. set_property PROGRAM.FILE {C:/Users/karshi01/Desktop/Workshop/SoC Workshop Material/Solutions/P8-BRAM/FPGA/Nexys4/Nexys4.runs/impl_1/AHBLITE_SYS.bit} [lindex [get_hw_devices] 0] set_property PROBES.FILE {C:/Users/karshi01/Desktop/Workshop/SoC Workshop Material/Solutions/P8-BRAM/FPGA/Nexys4/Nexys4.runs/impl_1/debug_nets.ltx} [lindex [get_hw_devices] 0] current_hw_device [lindex [get_hw_devices] 0] refresh_hw_device -update_hw_probes false [lindex [get_hw_devices] 0] INFO: [Labtools 27-1434] Device xc7a100t (JTAG device index = 0) is programmed with a design that has no supported debug core(s) in it. set_property PROGRAM.FILE {C:/Users/karshi01/Desktop/Workshop/SoC Workshop Material/Solutions/P8-BRAM/FPGA/Nexys4/Nexys4.runs/impl_1/AHBLITE_SYS.bit} [lindex [get_hw_devices] 0] program_hw_devices [lindex [get_hw_devices] 0] INFO: [Labtools 27-2154] Reading 3825881 bytes from file C:/Users/karshi01/Desktop/Workshop/SoC Workshop Material/Solutions/P8-BRAM/FPGA/Nexys4/Nexys4.runs/impl_1/AHBLITE_SYS.bit... INFO: [Labtools 27-32] Done pin status: HIGH refresh_hw_device [lindex [get_hw_devices] 0] INFO: [Labtools 27-1434] Device xc7a100t (JTAG device index = 0) is programmed with a design that has no supported debug core(s) in it. close_hw reset_run synth_1 launch_runs impl_1 -to_step write_bitstream [Sun Apr 13 23:28:17 2014] Launched synth_1... Run output will be captured here: C:/Users/karshi01/Desktop/Workshop/SoC Workshop Material/Solutions/P8-BRAM/FPGA/Nexys4/Nexys4.runs/synth_1/runme.log [Sun Apr 13 23:28:17 2014] Launched impl_1... Run output will be captured here: C:/Users/karshi01/Desktop/Workshop/SoC Workshop Material/Solutions/P8-BRAM/FPGA/Nexys4/Nexys4.runs/impl_1/runme.log open_hw connect_hw_server -host localhost -port 60001 INFO: [Xicom 50-2] Connecting to hw_server... INFO: [Labtools 27-147] vcse_server: Connecting to hw_server... INFO: [Labtools 27-147] vcse_server: Connection established. INFO: [Labtools 27-147] vcse_server: Connecting to hw_server... INFO: [Labtools 27-147] vcse_server: Connection established. current_hw_target [get_hw_targets */xilinx_tcf/Digilent/210274533378A] WARNING: [Labtoolstcl 44-199] No matching targets found on connected servers: localhost Resolution: If needed connect the desired target to a server and use command refresh_hw_server. Then rerun the get_hw_targets command. open_hw_target INFO: [Labtools 27-147] vcse_server: Connecting to hw_server... INFO: [Labtools 27-147] vcse_server: Connection established. set_property PROGRAM.FILE {C:/Users/karshi01/Desktop/Workshop/SoC Workshop Material/Solutions/P8-BRAM/FPGA/Nexys4/Nexys4.runs/impl_1/AHBLITE_SYS.bit} [lindex [get_hw_devices] 0] set_property PROBES.FILE {C:/Users/karshi01/Desktop/Workshop/SoC Workshop Material/Solutions/P8-BRAM/FPGA/Nexys4/Nexys4.runs/impl_1/debug_nets.ltx} [lindex [get_hw_devices] 0] current_hw_device [lindex [get_hw_devices] 0] refresh_hw_device -update_hw_probes false [lindex [get_hw_devices] 0] INFO: [Labtools 27-1434] Device xc7a100t (JTAG device index = 0) is programmed with a design that has no supported debug core(s) in it. set_property PROGRAM.FILE {C:/Users/karshi01/Desktop/Workshop/SoC Workshop Material/Solutions/P8-BRAM/FPGA/Nexys4/Nexys4.runs/impl_1/AHBLITE_SYS.bit} [lindex [get_hw_devices] 0] program_hw_devices [lindex [get_hw_devices] 0] INFO: [Labtools 27-2154] Reading 3825881 bytes from file C:/Users/karshi01/Desktop/Workshop/SoC Workshop Material/Solutions/P8-BRAM/FPGA/Nexys4/Nexys4.runs/impl_1/AHBLITE_SYS.bit... INFO: [Labtools 27-32] Done pin status: HIGH refresh_hw_device [lindex [get_hw_devices] 0] INFO: [Labtools 27-1434] Device xc7a100t (JTAG device index = 0) is programmed with a design that has no supported debug core(s) in it. close_hw exit INFO: [Common 17-206] Exiting Vivado at Sun Apr 13 23:34:24 2014...